Tools Overview


ASIMUT: VHDL simulator


B2F: FSM abstractor


BOOG: Binding and Optimizing On Gates


BOOM: BOOlean Minimization


COUGAR: Hierarchical netlist extractor


DREAL: Design REAL layout


DRUC: Design REAL layout


FLATBEH: Netlist abstractor


FLATLO: Flatten netlist


FLATPH: Flatten hierarchical layout


FLATPH: Flatten hierarchical real layout


FMI: FSM minimization


FSP: FSM equivalence checker


GENLIB: Procedural Generation Language


GENPAT: Procedural pattern file generator


GRAAL: Graphic layout editor


K2F: Kiss FSM translator


L2P: Layout to paper


LOON: Local Optimization On Nets


LVX: Gate netlist comparator


MOCHA: MOdel CHecker Ancestor


OCP: Placer for standard cell


NERO: Over-cell router


PROOF: Equivalence Checker


RDSX2Y: CIF/GDS translator


RING: Pad ring router


S2R: Symbolic to Real layout


SCAPIN: Scan-path insertion tool


SYF: FSM Synthesizer


VASY: VHDL Analyzer for (RTL) SYnthesis


X2Y: Alliance file format translator


XFSM: Graphical FSM viewer


XPAT: Graphical pattern viewer


XSCH: Graphical schematic viewer


File format overview


VHD: RTL VHDL file format

FSM: Finite State Machine file format

VBE: Alliance VHDL dataflow file format

VST: Alliance VHDL structural file format

PAT: Alliance Pattern file format

AP: Alliance symbolic layout file format

AL: Alliance netlist file format

Main libraries overview


MUT: MBK utilities

MLO: MBK logical

MPH: MBK physical

RDS: Rectangle Data Structure

BEH: Behavioral Figure

FSM: Finite State Machine

BDD: Binary Decision Diagram

ABL: LISP Binary tree

PAT: PATtern